The 29<sup>th</sup> International Symposium on Power Semiconductor Devices and ICs ISPSD 2017 May 28 -June 1, 2017 Sapporo, Japan Conference site: Royton Sapporo







## Power Accelerated

### **GaN Power IC Technology**

### Past, Present, and Future

The 29<sup>th</sup> International Symposium on Power Semiconductor Devices and ICs Plenary Session

Dan Kinzer, CTO/COO, Navitas Semiconductor

dan.kinzer@navitassemi.com

May 29, 2017

Navitas GaN Power IC Navitas GaN Power



### **GaN Power IC Technology**

- Why GaN on Silicon?
- GaN IC Development History
- Navitas AllGaN<sup>™</sup> Power ICs
- Application examples
- Future directions
- Summary



### **GaN Power IC Technology**

### Why GaN on Silicon?

- GaN IC Development History
- Navitas AllGaN<sup>™</sup> Power ICs
- Application examples
- Future directions
- Summary



### **Performance Limits of Power Semi Materials**





## **Performance Limits of Power Semi Materials**





## Lateral GaN Advantage for Off-line Applications

- WBG GaN material allow high electric fields to high carrier density can be achieved
- Two-dimensional electron gas with AlGaN/GaN heteroepitaxy structure gives very high mobility in the channel and drain drift region
- Lateral device structure achieves extreme  $\langle low \, Q_g \, and \, Q_{OSS} \, and \, allows integration$
- Integration on silicon substrates mean mature low cost wafer fabrication is available







### **Comparison of Different GaN Technologies**



- Cascode GaN Switch
  - Relatively easy to control gate
  - Traditional packages
  - Large package inductance
  - Prone to oscillation
  - No dV/dt control
  - Complicated multi-die package



- E-mode GaN Switch
  - Extremely low gate charge
  - No reverse recovery loss
  - Easy to package
  - Low package inductance
  - Can control dV/dt
  - Hard to control gate



## **GaN vs Silicon Output Characteristics**

- Switching loss:
  P<sub>LOSS</sub> = E<sub>OSS</sub> (V<sub>DS</sub>) \* F<sub>SW</sub>
- $C_{OSS} \rightarrow Delay$  (limits  $F_{SW}$ )
- Too slow  $\rightarrow$  partial ZVS  $\rightarrow$  E<sub>oss</sub> loss
- Si C<sub>OSS</sub> is 50x-100x higher than GaN at  $V_{DS} < 30V$
- Si P<sub>LOSS</sub> is 3x higher than GaN at 200V (partial ZVS)
- Big effect at full or light load condition

• Further information: "C<sub>OSS</sub> Hysteresis in Advanced Superjunction MOSFETs", Harrison, APEC 2016





## Hard-Switch → Soft-Switch with <u>GaN Power IC</u>

### **Primary Switch Power Loss:**





Power Loss Breakdown (Active Components)

## 27 MHz, 40 MHz...

### Class Phi-2 DC/AC converter

- 50% less loss than RF Si
- 16x smaller package
- Air-core inductors
- Minimal FET loss
- Negligible gate drive loss









### **GaN Power IC Technology**

- Why GaN on Silicon?
- GaN IC Development History
- Navitas AllGaN<sup>™</sup> Power ICs
- Application examples
- Future directions
- Summary



Load

# **Early years of GaN Power IC Technology**

- Concept of GaN power ICs developed as potential of GaN for power widely explored
- Ideal device has simple digital I/O, and all necessary functions to manage a load, such as gate drive, sensing, protection, & control
- Integrated dMode & eMode small signal HEMT, Schottky, Power HEMT, and power rectifier were proposed and demonstrated
- Threshold shift into positive range used F- implant, with some stability issues

S

G



Protection

Sense

### © Navitas Developing Fundamental Analog Blocks in GaN

- Since then, a variety of circuit blocks and functions have been reported:
- Comparator, with both eMode and dMode input pairs

IN 1

BIA

- Temperature sensors and references
- Integrated controller functions such as sawtooth generator and PWM comparator









A. M. H. Kwan, Y. Guan, X. Liu, and K. J. Chen, "Integrated over-temperature protection circuit for GaN smart power ICs," Jpn. J. Appl. Phys., 52, 08JN15, 2013



H. Wang, A. M. H. Kwan, Q. Jiang, and K. J. Chen, "A GaN Pulse Width Modulation Integrated Circuit," ISPSD2014, Waikoloa, Hawaii, USA, June 15-19, 2014



## **Multiple Power Devices on Chip**

- One reported 3-phase inverter intended for medium voltage motor driver
- A novel integration of 9 bidirectional switches in AC/AC 3-phase to 3 phase matrix converter
  - Gate drive function is by eighteen rectifier circuits that receive 5 Ghz pulse trains during Intended on periods
- A low voltage assymetric synchronous buck circuit for point-of-load converter
  - An early demonstration of an integrated output buffer stage to provide a gate drive output buffer function





Y. Uemoto, T. Morita, A. Ikoshi, H. Umeda, H. Matsuo, J. Shimizu, M. Hikita, M. Yanagihara, T. Ueda, T. Tanaka, D. Ueda, "GaN Monolithic Inverter IC Using Mormallu-off Gate Injection Transistors with Planar Isolation on Si Substrate," 2009 IEDM, Dec 2009



S. Nagai, Y. Yamada, N. Negoro, H. Handa, Y. Kudoh, H. Ueno, M. Ishida, N. Otuska, D. Ueda, "A GaN 3×3 Matrix Converter Chipset with Drive-by-Microwave Technologies, Intl. Solid State Circuits Conf. 2014



S. Ujita, Y. Kinoshita, H. Umeda, T. Morita, S. Tamura, M. Ishida, T. Ueda, "A Compact GaN-based DC-DC Converter IC with High-Speed Gate Drivers Enabling High Efficiencies," ISPSD2014, Waikoloa, Hawaii, USA, June 15-19, 2014



## **Hybrid Integration: Chip-on-Chip Bonding**

- An alternative to full monolithic power IC integration:
- Select GaN transistors from a source wafer to provide high voltage and/or high frequency capability
- Using a designed stamp, pick the devices on an interval that matches the size of the target IC.
- Transfer and release to form the power GaN on CMOS chip on chip



R. Lerner, S. Eisenbrandt, C. Bower, S. Bonafede, A. Fecioru, R. Reiner, P. Waltereit, "Integration of GaNHEMTs onto Silicon CMOS by Micro Transfer Printing," ISPSD2016, Prague, Czech Republic, May, 2016



## Pushing GaN Power IC Technology >100 MHz

- This monolithic GaN buck converter example is showing operation with near 90% total efficiency up to 100Mhz and 45V input.
- At these frequencies, high Q RF compatible air core magnetics and low ESR ceramic capacitors are essential

| Switching frequency, $f_s$ [MHz] | 20   | 50   | 100  | 200  | 400  | 100  |
|----------------------------------|------|------|------|------|------|------|
| Input voltage [V]                | 25   | 25   | 25   | 25   | 20   | 45   |
| Maximum output power [W]         | 16.0 | 10.1 | 7.1  | 3.4  | 5.0  | 6.0  |
| Peak power stage efficiency [%]  | 95.0 | 94.2 | 93.2 | 86.5 | 72.5 | 91.7 |
| Peak total efficiency [%]        | 92.5 | 91.7 | 89.2 | 82.0 | 67.0 | 90.2 |
| Inductance (L) [nH]              | 160  | 90   | 47   | 22   | 12.5 | 30   |
| Duty cycle (D) [%]               | 75   | 75   | 75   | 75   | 50   | 50   |





Alihossein Sepahvand, Yuanzhe Zhang, Dragan Maksimovic, "High Efficiency 20-400 MHz PWM Converters using Air-Core Inductors and Monolithic Power Stages in a Normally-Off GaN Process," APEC 2016 March 21, 2016, Long Beach, Ca. USA

# **Recent Cell Library Development and Application**

- A cell library includes current sources, comparators, bias and logic circuity, a PTAT generator, and a reference
- All of this is integrated in the example to provide a high voltage GaN single transistor Power IC with thermal protection







Dilip Risbud, Kenneth Pedrotti, "Analog and digital cell library in High Voltage GaN-on-Si Schottky Power Semiconductor Technology," WiPDA, Nov. 7-9, 2016 Fayetteville, Ar, USA

# **A Demonstration of Half Bridge Integration**

In order to suppress current collapse, the chip substrate is connected to a passive network formed by the R<sub>DIV</sub> divider and the chip capacitance that causes it to closely follow the switch node.











B. Weiss, R. Reiner, P. Waltereit, R. Quay, O.Ambacher, A. Sepahvand, D. Maksimovic, "Soft-Switching 3MHz Converter based on Monolithically Integrated Half-Bridge GaN-Chip," WiPDA, Nov 7-9, 2016, Fayetteville, Ar, USA



### **GaN Power IC Technology**

- Why GaN on Silicon?
- GaN IC Development History
- Navitas AllGaN<sup>™</sup> Power ICs
- Application examples
- Future directions
- Summary

### Navitas AllGaN<sup>™</sup> Power ICs

**Navitas** 

Fastest, most efficient GaN Power FETs *iDrive* First & Fastest Integrated GaN Gate Drivers

World's First AllGaN™ Power IC







>20x faster than silicon>5x faster than cascoded GaNProprietary design

>3x faster than any other gate driverProprietary design30+ patents granted/applied

Up to 40MHz switching, 5x higher density & 20% lower system cost



### Multiple Discretes $\rightarrow$ Monolithic Integration



Normally-OFF (eMode) GaN Power IC 1 Die, 1 Package



Fast, Easy, Low Cost

### Removing Speed Limits: Navitas GaN Power IC

**Navitas** 

- <u>Monolithic</u> integration
- 10X lower drive loss than silicon
- Driver impedance matched to power device
- Short prop delay (10ns)
- Zero inductance turn-off loop
- Digital input (hysteretic)
- Rail-rail drive output
- Reduces layout sensitivity



# Speed & Integration -> Eliminate Turn-off Losses

### **External drivers**

- Just 1-2 nH of gate loop inductance can cause unintended turn-on
- Gate resistors reduce spikes but create additional losses

### **Integrated GaN drivers (iDrive™)**

- Eliminate the problem
- Negligible turn-off losses







#### Load Current (A)





### GaN Power IC – Fast & Efficient

- 500 V Switching
- No overshoot / spike
- No oscillations
- 'S-curve' transitions
- Zero Loss Turn-on
- Zero Loss Turn-off
- Sync Rectification
- High frequency
- Small, low cost magnetics



# GaN Power IC: High-Speed FET, Drivers & More

- Monolithic integration of GaN FET, GaN Driver, GaN Logic
- 650 V eMode power device
- 10x lower drive loss than silicon (<35 mW at 1 MHz)
- Driver impedance matched to power device
- Very fast (prop delay including turn-on/off 10ns)
- Zero inductance turn-off loop
- High dV/dt immunity (200 V/ns)
  - Regulated gate voltage
- Controllable turn-on dV/dt
  - Digital input





### **GaN Power IC – Voltage Slew Rate Control**



• dV/dt controllable from 180 V/ns to 10 V/ns for EMI optimization



### **Reliability Benefits of GaN Power IC**



### Taking GaN Beyond JEDEC & Industry Norms

- GaNSPEC DWG
  - GaN Standards for Power Electronic Conversion Devices Working Group
- Broad industry cooperation
- Defining new standards and guidelines for GaN quality & reliability
  - Test methods
  - Reliability & qualification procedures
  - Datasheet parameters



#### APEC 2017 Industry Presentation

Navitas



## **High-Frequency Half-Bridge Integration**





### AllGaN<sup>™</sup> Half-Bridge GaN Power IC

- Integrated 650V 10A Power Circuit
  - 2x GaN FETs & 2x GaN drivers
  - Gate voltage regulation
  - Level-shift circuit, bootstrap charging
  - UVLO, ESD, shoot-through protection







### **3x Lower Drive and Level Shift Loss at 1 MHz**





### **5x Smaller Footprint than Best Single GaN**

Digital Isolator 2x Single GaN Power ICs Bootstrap diode Passives





Half Bridge GaN Power ICs 5X smaller than alternatives





### **GaN Power IC Technology**

- Why GaN on Silicon?
- GaN IC Development History
- Navitas AllGaN<sup>™</sup> Power ICs
- Application examples
- Future directions
- Summary



### **Power Electronics:** Speed & Efficiency are Key

- Speed enables small size, low-cost and faster charging
- Efficiency enables energy savings
- With Silicon or Discrete GaN power devices, you can get one *or* the other
- With GaN power ICs, you get both at the same time with unequaled Speed & Efficiency



# **66% Higher Power with Half-Bridge GaN Power IC**







Original 15 W AC/DC charger case

Original 15 W, Si-based QR Flyback ~100 kHz, <90% efficient Upgraded 25 W Active Clamp Flyback Half-Bridge GaN Power IC ~400 kHz, >94% efficient



### 25W Cool Thermals (12.5V, 2A)





# 45W, 65W 24W/in<sup>3</sup> ACF

#### 45W = 59.1 x 33.5 x 15.7 mm = 24 W/in<sup>3</sup> (uncased) 2x NV6115 (160mΩ)



65W = 66.7 x 33.5 x 15.7 mm = 30 W/in<sup>3</sup> (uncased) 1x NV6115 (160mΩ) + 1x NV6117 (110mΩ)



#### ACF switching waveforms, 300 kHz



65W Efficiency vs. AC line (25°C ambient, no airflow, full load) 65W Thermal Performance (90V<sub>AC</sub>, 25°C ambient, no airflow, full load)

37



### 150W AC-19V, ~300 kHz, 21 W/in<sup>3</sup>



#### **Conducted EMI**





# 1 MHz, 3.2 kW 65W/in<sup>3</sup> AllGaN<sup>TM</sup> AC/DC





Full bridge LLC (1/2 on each card) (using paralleled NV6117s)

Full bridge SR (80V EPC GaN) (16 or 24 TBD in final test)

### **GaN Power ICs Accelerate Change in Power Electronics**



**Navitas** 



### **GaN Power IC Technology**

- Why GaN on Silicon?
- GaN IC Development History
- Navitas AllGaN<sup>™</sup> Power ICs
- Application examples
- Future directions
- Summary



### **GaN Power ICs: The Road Ahead**





### What's Left to Work on?

- A good P-channel for CMOS
- High density digital
- Memory (volatile, non-volatile, OTP, MTP, etc.)
- ICs rated for temperatures > 150C
- A full expansion of the cell library
- A process design kit



### Summary

- GaN Power ICs set new standards for ease-of-use, speed, efficiency, density, & system cost
- Proven technology, ready for commercial use
- $\bullet$  Best technology, for 90-305  $V_{AC}$  off-line applications, 25W to 5kW
- GaN Power ICs + high-frequency magnetics + new controllers = A bright future of rapid advancement in the power electronics industry!



### Acknowledgements

- The entire team at Navitas
- Advisors in the preparation of the content
  - Prof. Kevin Chen, Hong Kong University of Science and Technology
  - Prof. Dragan Maksimovich, University of Colorado, Boulder
  - Dr. Tetsuzo Ueda and Dr. Yasuhiro Uemoto, both of Panasonic









INTEGRATION

iDrive

# **Navitas**

### **GaN Power IC Technology**

Past, Present, and Future

The 29<sup>th</sup> International Symposium on Power Semiconductor Devices and ICs

**Plenary Session** 

Navitas GaN Power IC Navitas GaN Power Dan Kinzer, CTO/COO, dan.kinzer@navitassemi.com Navitas GaN Power IC Navitas GaN Power May 29, 2017