



# 650 V 42 mΩ SiC MOSFET

### Silicon Carbide MOSFET

**Trench-Assisted Planar Technology** 

 $V_{DS}$  = 650 V  $R_{DS(ON)}(Typ.)$  = 42 m $\Omega$  $I_{D}(T_{C} = 100^{\circ}C)$  = 43 A

#### **Features**

- Gen3F (3rd Generation) Technology
- Most Stable R<sub>DS(ON)</sub> over Temperature
- Low Coss, Crss and Balanced Ciss/Crss
- Lower Q<sub>GD</sub> and Balanced R<sub>G(INT)</sub>
- Electromagnetically Optimized Design
- Robust Body Diode with Low V<sub>F</sub> and Low Q<sub>RR</sub>
- 100% Avalanche (UIL) Tested
- AEC-Q101 Qualified



### **Advantages**

- Superior Performance and Robustness
- Lowest Conduction Losses at all Temperatures
- Lesser Switching Spikes and Lower Losses
- Faster and More Efficient Switching
- Reduced Ringing
- Ease of Paralleling without Thermal Runaway
- Excellent Power Density and System Efficiency
- Enhanced System Reliability

## **Applications**

- xEV OBC & DC-DC
- EV Fast Charging Infrastructure
- Solar / PV
- Energy Storage System
- Server & Telecom Power Supply
- Uninterruptible Power Supply
- Motor Control
- Class D Amplifiers

| Absolute Maximum Ratings (At T <sub>C</sub> = 25°C Unless Otherwise Stated) |                         |                                                  |            |      |         |  |  |
|-----------------------------------------------------------------------------|-------------------------|--------------------------------------------------|------------|------|---------|--|--|
| Parameter                                                                   | Symbol                  | Conditions                                       | Values     | Unit | Note    |  |  |
| Drain-Source Voltage                                                        | $V_{DS(max)}$           | $V_{GS}$ = 0 V, $I_D$ = 100 $\mu A$              | 650        | V    |         |  |  |
| Gate-Source Voltage (Dynamic)                                               | $V_{GS(max)}$           |                                                  | -10 / +22  | V    |         |  |  |
| Gate-Source Voltage (Static)                                                | $V_{GS(op)-ON}$         | Recommended Operation                            | 15 to 18   | V    | Note 1  |  |  |
| Gate-Source voltage (Static)                                                | $V_{GS(op)\text{-}OFF}$ | necommended operation                            | -5 to -3   | V    |         |  |  |
|                                                                             |                         | $T_C = 25^{\circ}C$ , $V_{GS} = -5 / +18 V$      | 61         |      |         |  |  |
| Continuous Drain Current                                                    | $I_D$                   | $T_C = 100$ °C, $V_{GS} = -5 / +18 V$            | 43         | Α    | Fig. 16 |  |  |
|                                                                             |                         | $T_C = 135^{\circ}C$ , $V_{GS} = -5 / +18 V$     | 32         |      |         |  |  |
| Pulsed Drain Current                                                        | I <sub>D(pulse)</sub>   | $t_P \le 3\mu s$ , $D \le 1\%$ , $V_{GS} = 18~V$ | 100        | Α    | Note 2  |  |  |
| Power Dissipation                                                           | P <sub>D</sub>          | $T_c = 25^{\circ}C$                              | 227        | W    | Fig. 17 |  |  |
| Non-Repetitive Avalanche Energy                                             | E <sub>AS</sub>         | $L = 36 \text{ mH}, I_{AV} = 3 \text{ A}$        | 162        | mJ   |         |  |  |
| Operating Junction and Storage Temperature                                  | $T_j$ , $T_{stg}$       |                                                  | -55 to 175 | °C   |         |  |  |

Note 1: This product can support 0V turn-off gate drive voltage with optimized PCB layout and gate drive circuit configuration.

Note 2: Pulse Width tp Limited by T<sub>j(max)</sub>



SEE IMPORTANT NOTICES AND DISCLAIMERS AT THE END OF THIS DATA SHEET REGARDING THE INFORMATION IN THIS DATA SHEET, THE USE OF OUR PRODUCTS, AND YOUR RESPONSIBILITIES RELATING TO SUCH USE.

Rev 24/Aug Page 1 of 14



| Electrical Characteristics (At T <sub>C</sub> = 25°C Unless Otherwise Stated) |                     |                                                                                              |                          |       |       |             |            |
|-------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------|--------------------------|-------|-------|-------------|------------|
| Parameter                                                                     | Symbol              | Conditions                                                                                   | Values<br>Min. Typ. Max. |       | Unit  | Note        |            |
| Drain-Source Breakdown Voltage                                                | V <sub>DSS</sub>    | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 100 μA                                               | 650                      | 1,76. | WIGA. | ٧           |            |
| Zero Gate Voltage Drain Current                                               | I <sub>DSS</sub>    | V <sub>DS</sub> = 650 V, V <sub>GS</sub> = 0 V                                               |                          | 1     | 50    | μA          |            |
|                                                                               | V                   | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = 22 V                                                |                          | 100   |       | •           |            |
| Gate Source Leakage Current                                                   | $I_{GSS}$           | $V_{DS} = 0 \text{ V, } V_{GS} = -10 \text{ V}$                                              |                          |       | -100  | nA          |            |
| Gate Threshold Voltage                                                        | $V_{GS(th)}$        | $V_{DS} = V_{GS}$ , $I_D = 8 \text{ mA}$                                                     | 2.2                      | 2.8   | 4.3   | ٧           | Note 3     |
| Transconductance                                                              | Ot-                 | $V_{DS} = 10 \text{ V, } I_D = 20 \text{ A}$                                                 |                          | 10.8  | S     |             | Fig. 5     |
|                                                                               | <b>G</b> fs         | $V_{DS} = 10 \text{ V, } I_D = 20 \text{ A, } T_j = 175 ^{\circ}\text{C}$                    |                          | 10.5  |       |             |            |
| Drain-Source On-State Resistance                                              |                     | $V_{GS} = 18 \text{ V, } I_D = 20 \text{ A}$                                                 |                          | 42    | 54    |             |            |
|                                                                               | R <sub>DS(ON)</sub> | $V_{GS}$ = 18 V, $I_D$ = 20 A, $T_j$ = 175°C                                                 |                          | 60    |       |             | Fig. 5-9   |
| Diani Source on State nesistance                                              | I IDS(ON)           | $V_{GS} = 15 \text{ V, } I_D = 20 \text{ A}$                                                 |                          | 55    |       | mΩ          | 1 lg. 5-9  |
|                                                                               |                     | $V_{GS} = 15 \text{ V}, I_D = 20 \text{ A}, T_j = 175^{\circ}\text{C}$                       |                          | 68    |       |             |            |
| Input Capacitance                                                             | Ciss                |                                                                                              |                          | 1640  |       | -           | Fig. 12    |
| Output Capacitance                                                            | Coss                |                                                                                              |                          | 112   |       | pF          |            |
| Reverse Transfer Capacitance                                                  | C <sub>rss</sub>    |                                                                                              |                          | 5.6   |       |             |            |
| Coss Stored Energy                                                            | E <sub>oss</sub>    | $ V_{DS} = 400 \text{ V, } V_{GS} = 0 \text{ V}$ -                                           |                          | 10    |       | μJ          | Fig. 13    |
| Coss Stored Charge                                                            | $Q_{oss}$           | f = 500 KHz, V <sub>AC</sub> = 25mV                                                          |                          | 71    |       | nC          |            |
| Effective Output Capacitance (Energy Related)                                 | C <sub>o(er)</sub>  |                                                                                              |                          | 125   |       | F           | Nata 4     |
| Effective Output Capacitance (Time Related)                                   | C <sub>o(tr)</sub>  |                                                                                              | 178                      |       | pF    | Note 4      |            |
| Gate-Source Charge                                                            | $Q_{gs}$            | $V_{DS} = 400 \text{ V}, V_{GS} = -5 / +18 \text{ V}$                                        |                          | 13    |       |             |            |
| Gate-Drain Charge                                                             | $Q_{gd}$            | I <sub>D</sub> = 20 A                                                                        |                          | 16    |       | nC          | Fig. 11    |
| Total Gate Charge                                                             | $Q_g$               | Per JEDEC JEP-192                                                                            |                          | 55    |       |             |            |
| Internal Gate Resistance                                                      | $R_{G(int)}$        | $V_{GS}$ = 18 V, f = 1 MHz, $V_{AC}$ = 25 mV                                                 |                          | 1.3   |       | Ω           |            |
| Turn-On Switching Energy (Body Diode)                                         | E <sub>On</sub>     | $T_j$ = 25°C, $V_{GS}$ = -5/+18V, $R_{G(ext)}$ = 6.8 Ω, L                                    |                          | 64    |       | 1           | Fig. 24-27 |
| Turn-Off Switching Energy<br>(Body Diode)                                     | E <sub>Off</sub>    | = $80.0  \mu H$ , $I_D = 20  A$ , $V_{DD} = 400  V$                                          | 34                       |       | - μJ  | 1 lg. 24-21 |            |
| Turn-On Delay Time                                                            | t <sub>d(on)</sub>  |                                                                                              |                          | 21    |       |             | Fig. 26    |
| Rise Time                                                                     | t <sub>r</sub>      | $V_{DD} = 400 \text{ V}, V_{GS} = -5/+18 \text{ V}$                                          | 9                        |       |       |             |            |
| Turn-Off Delay Time                                                           | t <sub>d(off)</sub> | $R_{G(ext)}$ = 6.8 Ω, L = 80.0 μH, $I_D$ = 20 A Timing relative to $V_{DS}$ , Inductive load |                          | 16    | ns    |             |            |
| Fall Time                                                                     | t <sub>f</sub>      | — Tilling relative to VDS, madetive load -                                                   |                          | 8     |       |             |            |
|                                                                               |                     |                                                                                              |                          |       |       |             |            |

Note 3: Tested after applying 30ms pulse at Vgs= +25V

Note 4:  $C_{O(er)}$ , a lumped capacitance that gives same stored energy as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 to 400V.  $C_{O(tr)}$ , a lumped capacitance that gives same charging times as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 to 400V.

Rev 24/Aug Page 2 of 14





| Reverse Diode Characteristics    |                       |                                                                                                                                                |      |        |      |      |            |
|----------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|------|------------|
| Parameter                        | Symbol                | Conditions                                                                                                                                     |      | Values |      |      | Note       |
|                                  | Syllibol              | Conditions                                                                                                                                     | Min. | Тур.   | Max. | Unit | Note       |
| Diode Forward Voltage            | $V_{SD}$              | $V_{GS} = -5 \text{ V, } I_{SD} = 10 \text{ A}$                                                                                                |      | 4.4    |      | V    | Fig. 10 10 |
|                                  | VSD                   | $V_{GS}$ = -5 V, $I_{SD}$ = 10 A, $T_j$ = 175°C                                                                                                |      | 3.9    |      | V    | Fig. 18-19 |
| Continuous Diode Forward Current | ls                    | $V_{GS} = -5 \text{ V, } T_c = 25^{\circ}\text{C}$                                                                                             |      |        | 35   | Λ    |            |
|                                  | IŞ                    | $V_{GS}$ = -5 V, $T_c$ = 100°C                                                                                                                 |      | 21     |      | Α    |            |
| Diode Pulse Current              | I <sub>S(pulse)</sub> | $V_{GS} = -5 V$                                                                                                                                |      | 84     |      | Α    | Note 2     |
| Reverse Recovery Time            | t <sub>rr</sub>       | V 5VI 00 A V 400 V                                                                                                                             |      | 8      |      | ns   |            |
| Reverse Recovery Charge          | Qrr                   | $V_{GS} = -5 \text{ V, } I_{SD} = 20 \text{ A, } V_R = 400 \text{ V}$<br>$dif/dt = 4800 \text{ A/}\mu\text{s, } T_i = 25^{\circ}\text{C}$      |      | 83     |      | nC   |            |
| Peak Reverse Recovery Current    | I <sub>rrm</sub>      | uii/ut = 4000 A/μs, 1] = 25 C                                                                                                                  |      | 17     |      | Α    |            |
| Reverse Recovery Time            | t <sub>rr</sub>       | V 5VI 00 1 V 100 V                                                                                                                             |      | 9.5    |      | ns   |            |
| Reverse Recovery Charge          | Q <sub>rr</sub>       | $V_{GS} = -5 \text{ V, } I_{SD} = 20 \text{ A, } V_{R} = 400 \text{ V}$<br>$dif/dt = 4800 \text{ A/}\mu\text{s, } T_{i} = 175^{\circ}\text{C}$ |      | 158    |      | nC   |            |
| Peak Reverse Recovery Current    | I <sub>rrm</sub>      | uii/ut - 4000 A/μS, 1 <sub>J</sub> - 173 C                                                                                                     |      | 24     |      | Α    |            |

| Package Characteristics                 |                        |            |        |      |         |
|-----------------------------------------|------------------------|------------|--------|------|---------|
| Parameter                               | Symbol                 | Conditions | Values | Unit | Note    |
| Max Thermal Resistance, Junction - Case | R <sub>th</sub> JC-Max | Maximum    | 0.66   | °C/W | Fig. 14 |
| Weight                                  | $\mathbf{W}_{T}$       |            | 1.2    | g    |         |
| Moisture Sensitivity Level              | MSL                    |            | 1      |      |         |
| EMC Material Group                      |                        |            | II     |      |         |

Rev 24/Aug Page 3 of 14





Fig 2: Typical Output Characteristics (T<sub>j</sub> = 175°C)



Fig 3: Typical Output Characteristics (T<sub>j</sub> = -55°C)



Fig 4: Typical Output Characteristics (V<sub>GS</sub> = 18 V)



Rev 24/Aug Page 4 of 14





 $I_D = f(V_{GS}, T_j); t_P = 100 \mu s$ 

## Fig 6: Typical R<sub>DS(ON)</sub> v/s Temperature



 $R_{DS(ON)} = f(T_j, V_{GS}); t_P = 50 \mu s; I_D = 20 A$ 

# Fig 7: Typical RDS(ON) v/s Drain Current



 $R_{DS(ON)} = f(T_j,I_D)$ ;  $t_P = 50 \mu s$ ;  $V_{GS} = 18 \text{ V}$ 

Fig 8: Typical Normalized RDS(ON) v/s Temperature



 $R_{DS(ON)} = f(T_j); t_P = 50 \mu s; I_D = 20 A$ 

Rev 24/Aug Page 5 of 14





 $R_{DS(ON)} = f(T_i, V_{GS}); t_P = 50 \mu s; I_D = 20 A$ 

Fig 10: Typical Threshold Voltage Characteristics



 $V_{GS(th)} = f(T_j)$ ;  $V_{DS} = V_{GS}$ ;  $I_D = 8 \text{ mA}$ 

Fig 11: Typical Gate Charge Characteristics



Fig 12: Typical Capacitance v/s Drain-Source Voltage



f = 500 KHz;  $V_{AC} = 25 \text{mV}$ 

Rev 24/Aug Page 6 of 14





Fig 14: Max. Transient Thermal Impedance



 $Z_{th,ic} = f(t_P,D); D = t_P/T$ 

Fig 15: Safe Operating Area ( $T_c = 25$ °C)



Fig 16: Current De-rating Curve



Rev 24/Aug Page 7 of 14

Fig 17: Power De-rating Curve



Fig 18: Typical Body Diode Characteristics ( $T_j = 25$ °C)



Fig 19: Typical Body Diode Characteristics ( $T_j = 175$ °C)



Fig 20: Typical Body Diode Characteristics ( $T_j = -55$ °C)



Rev 24/Aug Page 8 of 14

Fig 21: Typical Third Quadrant Characteristics ( $T_j = 25$ °C)



Fig 22: Typical Third Quadrant Characteristics (T<sub>j</sub> = 175°C)





Fig 24: Inductive Switching Energy v/s Drain Current  $(V_{DD} = 400V)$ 



 $T_j$  = 25°C;  $V_{GS}$  = -5/+18V;  $R_{G(ext)}$  = 6.8  $\Omega$ ; L = 80.0 $\mu H$ 

Rev 24/Aug Page 9 of 14





 $T_i = 25$ °C;  $V_{GS} = -5/+18V$ ;  $I_{DS} = 20$  A;  $L = 80.0 \mu H$ 

# Fig 26: Switching Time v/s R<sub>G(ext)</sub> (V<sub>DD</sub> = 400V)



 $T_i = 25$ °C;  $V_{GS} = -5/+18V$ ;  $I_{DS} = 20$  A;  $L = 80.0 \mu H$ 

# Fig 27: Inductive Switching Energy v/s Temperature $(V_{DD} = 400V)$



 $T_i = 25^{\circ}C$ ;  $V_{GS} = -5/+18V$ ;  $R_{G(ext)} = 6.8 \Omega$ ;  $I_{DS} = 20 A$ ;  $L = 80.0 \mu H$ 

Rev 24/Aug Page 10 of 14

# **Dynamic Test Circuit**



Note: Gate Charge, Switching Time and Energy Circuit

# Gate Charge Waveform



# **Switching Time Waveform**



# **Switching Energy Waveform**



Rev 24/Aug Page 11 of 14





Rev 24/Aug Page 12 of 14





#### **Package Dimensions TOLL Package Outline** TOP VIEW SYMBOL COMMON DIMENSIONS (MM) 2.15 2.30 2.45 0.75 0.85 0.80 b' 0.65 0.70 9.65 9.80 9. 95 0.50 0.60 0.45 10. 18 D2 3. 15 3.30 3.45 -b' (8X) 9.70 9.90 10.10 7. 95 8. 10 8. 25 ←b (8X) SYMBOL COMMON DIMENSIONS (MM) BSC 1.225 BSC 1.20 Q1 4.40 4. 55 4. 70 11.48 11.88 11.68 6.80 6. 95 Н1 7. 10 1.60 1.80 2.00 0.48 0.60 0.72 1.00 1.30 1.15 BOTTOM VIEW

#### NOTE

- 1. CONTROLLED DIMENSION IS MILLIMETER.
- 2. DIMENSIONS DO NOT INCLUDE END FLASH, MOLD FLASH, MATERIAL PROTRUSIONS.

Rev 24/Aug Page 13 of 14





# **Revision History**

Rev 24/Aug: Initial Release (Rev 1.0)

#### IMPORTANT NOTICES AND DISCLAIMERS

EXCEPT TO THE EXTENT THAT INFORMATION IN THIS DATA SHEET IS EXPRESSLY AND SPECIFICALLY WARRANTED IN WRITING BY NAVITAS SEMICONDUCTOR ("NAVITAS"), EITHER PURSUANT TO THE TERMS AND CONDITIONS OF THE LIMITED WARRANTY CONTAINED IN NAVITAS' STANDARD TERMS AND CONDITIONS OF SALE OR A WRITTEN AGREEMENT SIGNED BY AN AUTHORIZED NAVITAS REPRESENTATIVE, (1) ALL INFORMATION IN THIS DATA SHEET OR OTHER RELIABILITY AND TECHNICAL DATA, AND ANY OTHER DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE OR TOOLS, SAFETY INFORMATION AND OTHER RESOURCES, ARE PROVIDED "AS IS" AND WITH ALL FAULTS; AND (2) NAVITAS MAKES NO WARRANTIES OR REPRESENTATIONS AS TO ANY SUCH INFORMATION OR RESOURCES, IN THIS DATA SHEET OR OTHERWISE, AND HEREBY DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

CUSTOMER RESPONSIBILITIES. This data sheet and other design resources and information provided by Navitas are intended only for technically trained and skilled developers designing with Navitas- or GeneSiC-branded products ("Products"). Performance specifications and the operating parameters of Products described herein are determined in the independent state and may not perform the same way when installed in customer products. The customer (or other user of this data sheet) is solely responsible for (a) designing, validating and testing the application in which Products are incorporated; (b) designing, validating and testing the application in which Products are incorporated; (c) ensuring the application meets applicable standards and any safety, security, regulatory or other requirements; (d) evaluating the suitability of Products for the intended application and the completeness of the information in this data sheet with respect to such application; (e) procuring and/or developing production firmware, if applicable; and (f) completing system qualification, compliance and safety testing, EMC testing, and any automotive, high-reliability or other system qualifications that apply.

NON-AUTHORIZED USES OF PRODUCTS. Except to the extent expressly provided in a writing signed by an authorized Navitas representative, Products are not designed, authorized or warranted for use in extreme or hazardous conditions; aircraft navigation, communication or control systems; aircraft power and propulsion systems; air traffic control systems; military, weapons, space-based or nuclear applications; life-support devices or systems, including but not limited to devices implanted into the human body and emergency medical equipment; or applications where product failure could lead to death, personal injury or severe property or environmental damage. The customer or other persons using Products in such applications without Navitas' agreement or acknowledgement, as set forth in a writing signed by an authorized Navitas representative, do so entirely at their own risk and agree to fully indemnify Navitas for any damages resulting from such improper use. In order to minimize risks associated with such applications, you should provide adequate design and operating safeguards.

CHANGES TO, AND USE OF, THIS DATA SHEET. This data sheet and accompanying information and resources are subject to change without notice. Navitas grants you permission to use this data sheet and accompanying resources only for the development of an application that uses the Products described herein and subject to the notices and disclaimers set forth above. Any other use, reproduction or display of this data sheet or accompanying resources and information is prohibited. No license is granted to any Navitas intellectual property right or to any third-party intellectual property right. Navitas disclaims any responsibility for, and you will fully indemnify Navitas and its representatives against, any claims, damages, costs, losses and liabilities arising out of your use of this data sheet and any accompanying resources and information.

TERMS AND CONDITIONS. All purchases and sales of Products are subject to <u>Navitas' Standard Terms and Conditions of Sale</u>, including the limited warranty contained therein, unless other terms and conditions have been agreed in a writing signed by an authorized Navitas representative. This data sheet, and Navitas' provision of this data sheet or other information and resources, do not expand or otherwise alter those terms and conditions.

Navitas, GeneSiC, the Navitas and GeneSiC logos, GaNFast, GaNSafe, SICPAK and other Navitas marks used herein are trademarks or registered trademarks of Navitas Semiconductor Limited or its affiliates. Other trademarks used herein are the property of their respective owners.

Copyright © 2024 Navitas Semiconductor Limited and affiliates. All rights reserved.

Rev 24/Aug Page 14 of 14